Implementation of USB 3.0 SuperSpeed physical layer using Verilog HDL

Trivedi, H and Kumar, Rohit and Tank, Ronak and Sundaresan, C and Madhushankara, M (2014) Implementation of USB 3.0 SuperSpeed physical layer using Verilog HDL. International Journal of Computer Applications, 95 (24). pp. 1-5. ISSN 0975 – 8887

[img] PDF
6.pdf - Published Version
Restricted to Registered users only

Download (959kB) | Request a copy


In this proposed design it mainly includes USB 3.0, Physical Layer along with USB 2.0 functionality with Super speed functionality. Physical Layer mainly contains PCI Express and PIPE interface. This proposed design transferred data from transmitter to receiver serially. This design manages to transfer data either on 2.5GT/s or on 5.0GT/s depends upon the mode and rate. The design generates clock that runs on two different frequencies i.e. 125MHz and 250MHz that used to transfer data on parallel interface. This Design manages to capture the data that are coming asynchronously and lock the receiver clock with incoming asynchronous serial data. The architecture for USB 3.0 Physical Layer has been proposed in this paper. The proposed model is implemented and verified using Verilog HDL.

Item Type: Article
Uncontrolled Keywords: Physical Layer, Verilog HDL
Subjects: Information Sciences > MCIS Manipal
Depositing User: MIT Library
Date Deposited: 19 Aug 2014 10:22
Last Modified: 19 Aug 2014 10:22

Actions (login required)

View Item View Item